# BANGLADESH UNIVERSITY OF ENGINEERING AND TECHNOLOGY DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING

## EEE 466 (July 2023)

Analogue Integrated Circuits and Laboratory

## **Final Project Report**

Section: G1 Group: 01

## 1 to 8 Analogue Demultiplexer

| $\sim$ |       | <b>T</b> | 4     | 4     |   |
|--------|-------|----------|-------|-------|---|
| · ^    | TIPCO | nc       | trii/ | ctors | • |
| W      | uist  | 1115     | u u   | CUULO | • |

- 1. Dr. Muhammad Abdullah Arafat Assistant Professor, Department of EEE, BUET
- 2. Nafis Sadik Lecturer, Department of EEE, BUET

| <b>Signature of Instructor:</b> |  |
|---------------------------------|--|
|                                 |  |

## **Academic Honesty Statement:**

IMPORTANT! Please carefully read and sign the Academic Honesty Statement, below. Type the student ID and name, and put your signature. You will not receive credit for this project experiment unless this statement is signed in the presence of your lab instructor.

"In signing this statement, We hereby certify that the work on this project is our own and that we have not

|                                                     | nt), and cited all relevant sources while completing this project.<br>ent, We will each receive a score of ZERO for this project and |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Signature:                                          | Signature:                                                                                                                           |
| Full Name: MD Sumon Howlader<br>Student ID: 1906018 | Full Name: Subhan Zawad Bihan<br>Student ID: 1906037                                                                                 |
| Signature:                                          | Signature:                                                                                                                           |
| Full Name: Abrar MD. Mahir<br>Student ID: 1906039   | Full Name: A.K.M Anindya Alam<br>Student ID: 1906065                                                                                 |

## **Table of Contents**

| 1 A   | ADSTract                                                   | 1  |
|-------|------------------------------------------------------------|----|
| 2 Iı  | ntroduction                                                | 1  |
| 3 D   | Oesign                                                     | 2  |
| 3.1   | Design Method                                              |    |
| 3.2   | Circuit Diagram                                            |    |
| 4 Iı  | mplementation                                              | 5  |
| 4.1   | Output                                                     |    |
| 4.2   | Specifications                                             |    |
|       | 1 Supply Voltage Specification                             |    |
|       | 2 Logic High Level                                         |    |
|       | 3 Input Capacitance                                        |    |
|       | 4 Charge Injection over the Full Signal Switch Range       |    |
|       | 5 Switching On Time                                        |    |
|       | 6 Analogue Signal Range                                    |    |
| 4.2.7 | 7 Power Dissipation (Max)                                  | 7  |
| 4.2.8 | 8. On Resistance                                           | 8  |
| 4.2.9 | 9. Bandwidth, 3dB                                          | 8  |
| 5 D   | Design Analysis and Evaluation                             | 8  |
| 5.1   | Novelty                                                    |    |
| 5.2   | Investigations (PO(d))                                     |    |
| 5.    | 2.1 Data Analysis and Evaluation                           |    |
| 5.3   | Limitations of Tools (PO(e))                               | 9  |
| 5.4   | Sustainability and Environmental Impact Evaluation (PO(g)) | 9  |
|       |                                                            |    |
| 6 R   | Reflection on Individual and Team work                     | 10 |
| 6.1   | Individual Contribution of Each Member                     | 10 |
| 6.2   | Mode of TeamWork                                           | 10 |
| 6.3   | Diversity Statement of Team                                | 10 |
| 6.4   | Log Book of Project Implementation                         | 10 |
| 7 F   | uture Work (PO(l))                                         | 11 |

| 8 | References | 11 | l |
|---|------------|----|---|
| • | =10=0=0=00 |    | _ |

#### 1 Abstract

Analog demultiplexers are also used in applications where a single analog signal needs to be routed to multiple devices. For example, an analog demultiplexer can be used to send an audio signal to multiple speakers.

In this project we are specifically designing a 1:8 Demultiplexer using CMOS logic gates. CMOS stands for Complementary Metal Oxide Semiconductor. And CMOS based logic gates uses complementary pair of NMOS and PMOS transistors. In both NMOS and PMOS transistor, the voltage applied between the gate and source acts as a control voltage. By controlling the gate to source voltage, PMOS and NMOS transistor can be used as a switch. And they can be used to design a logic gate.

### 2 Introduction

The goal of this project is to design a 1:8 demultiplexer, which meets the specifications given below.

| Specification                                           | Range     |
|---------------------------------------------------------|-----------|
| Supply Voltage                                          | +/- 3V    |
| Logic High Level                                        | 1.4 V     |
| Logic Low Level                                         | 0 V       |
| Input Capacitor (max)                                   | 50 pF     |
| Charge Injection Over the full signal swing range (max) | 5 pC      |
| Switching On time (ton) (at RL= 1k, CL=10 pF(max)       | 100 ns    |
| Analog Signal Range                                     | -2 to 2 V |
| Power dissipation (max)                                 | 10 mW     |
| On-Resistance                                           | 10 ohm    |
| Bandwidth, 3dB                                          | 1 Mhz     |

## 3 Design

We used Cadence Virtuoso to design the 1 to 8 Analogue Demultiplexer. For this we have used the GPDK045 Library along with other basic libraries such as analoguelib and etc. for different elements.

For the application and to reach given requirements we used the 5nm process components embedded in GPDK045 library: pmos1v and nmos1v. In general, we designed CMOS logic gates using these pmos1v and nmos1v transistors. Then Using basic logic gates, we implemented the 1 to 8 demultiplexer step by step. First, we made a 1 to 2 demux block, from there a 2 to 4 demux block and finally using these blocks we were able to make a 1 to 8 analogue demultiplexer block that matched required specifications. We then used the output voltage of digital demux as the gating voltage of respective transmission gates to complete the design.

### 3.1 Design Method

For the design we applied the knowledge gained from previous courses where we learnt how to implement CMOS complimentary logic to implement basic gates and other applications. From there we were able to implement step by step the 1 to 8 analogue Demultiplexer.

### 3.2 Circuit Diagram

#### **NOT Gate**



#### AND Gate



## **Transmission Gate**



## 1-to-2 Digital Demux



## 1-to-4 Digital Demux



## 1-to-8 Digital Demux



## Final Circuit (1-to-8 Analogue Demux)





## 4 Implementation

## 4.1 Results

### **DC** Input



## **SINE Input**



### **RECT PULSE Input**



## 4.2 Specifications

## 4.2.1 Supply Voltage

We have used +3V and -3V as required.



## 4.2.2 Logic Levels









So the Logic High Level is 1.4V. Any voltage lower than that (including 0V) counts as logic low.

### 4.2.3 Input Capacitance

We plotted -1/(2\*pi\*xval(VF(''/net1''))\*VF(''/net1'')\*sin(phase(VF(''/net1'')))) vs Freq. via AC analysis.



Input Capacitance = 39.79pF

#### 4.2.4 Charge Injection over the Full Signal Switch Range

Apply **vpwl** with short rise duration.

1



Total charge = -599 fC

Average charge injection rate = -599 uC/s

### 4.2.5 Switching ON Time



Switching ON time = 1.5ns

#### 4.2.6 Analogue Signal Range

We saw that it works perfectly for signal range of -2V to 2V and beyond.

#### 4.2.7 Power Dissipation



So power dissipation = 20.81 mW

#### 4.2.8 ON Resistance

Apply 2V DC at Analogue Input and observe Output voltage and Input Current.

| _ Expression       | Value     |  |
|--------------------|-----------|--|
| 1 average(i("/V14/ | -2.336E-3 |  |
|                    |           |  |
| _ Expression       | Value     |  |
| 1 average(v("/out  | 1.979     |  |
|                    |           |  |

$$R_{\rm ON} = \frac{2-1.979}{-2.226 \times 10^{-3}} = 8.99 \,\Omega$$

#### 4.2.9 3dB Bandwidth



Bandwidth = 146.89 THz

### 5 Design Analysis and Evaluation

### 5.1 Novelty

- Meeting specification to be implementable in practical field.
- Implementable in signal processing
- Route multiple sensors to introduce home automation
- Mass scale possible implementation in industry
- Introduction to 1st analog circuit design

#### **5.2 Investigations (PO(d))**

#### 5.2.1 Data Analysis and Spec Comparison

Our proposed design was successful in fulfilling maximum of the required specifications with some minor degree of error. Here's a table showcasing our values and the requirements and obtained experimental values in each part.

| Specifications        | Requirements | Experimental (Obtained) Value |
|-----------------------|--------------|-------------------------------|
| Supply Voltage        | +3/-3 V      | +3/-3 V                       |
| Logic High Level      | 1.4 V        | 1.4 V                         |
| Logic Low Level       | 0 V          | 0 V (1.3 V and below)         |
| Input Capacitance     | 50 pF        | 39.79 pF                      |
| Charge Injection      | 5 pC         | 0.599 pC                      |
| Analogue Signal Range | -2 to 2 V    | -2 to 2 V (and beyond)        |
| Power Dissipation     | 10 mW        | 20.81 mW                      |
| ON Resistance         | 10 ohm       | 8.99 ohm                      |
| 3dB Bandwidth         | 1 MHz        | 146.89 THz                    |

### **5.3 Limitations of Tools (PO(e))**

There remains a trade-off between meeting specifications and output voltage swing. Again, we find a dependency of voltage level between which we can get erroneous output. We have used GPDK45 technology instead of TSMC18 to meet specification of threshold voltage and capacitance and used L=55nm, W=850 nm (PMOS) and L=45nm, W=1080 nm (NMOS).

### 5.4 Sustainability and Environmental Impact Evaluation (PO(g))

- Our model is sustainable to perform in a desired temperature range.
- Integration of new technology in current technology architecture.
- Low requirement of material and power ensuring material and energy safety.

## 6 Reflection on Individual and Team work (PO(i))

#### 6.1.1 Individual Contribution of Each Member

All member were involved in creating design, background studies. We met virtually and physically in classroom and lab to discuss and find solution to meet specification.

#### 6.1.2 Mode of TeamWork

It was planned to meet in person and online. Initially, we held online meetings using Zoom where we brainstormed, spoke about our project goals, and swapped ideas. For communication purposes and to discuss project-related files and ideas, we created a messenger group. We worked offline together and implemented the circuits. As we encountered challenges or obstacles during the project, we have engaged in collaborative problem-solving to find solutions.

#### **6.1.3** Diversity Statement of Team

Our project group is composed of four members who bring diverse perspectives, experiences, and backgrounds to the project. Here, we had the experience of fixing the time schedule that matches everyone's convenience and tried to work in an inclusive environment. Our different backgrounds and experiences allowed us to approach the project from a variety of perspectives, leading to more innovative solutions and better outcomes. We respected each other's ideas and perspectives and collaborated effectively to achieve our common goals.

#### **6.1.4** Log Book of Project Implementation

| Date            | Milestone<br>achieved | Individual Role | Team Role | Comments |
|-----------------|-----------------------|-----------------|-----------|----------|
| All done        | Background            | -               | All team  |          |
| combinedly in   | Study                 |                 | members   |          |
| given timeframe |                       |                 | involved  |          |
|                 | Circuit               | -               | All team  |          |
|                 | Implementation        |                 | members   |          |
|                 |                       |                 | involved  |          |
|                 | Debugging             | -               | All team  |          |
|                 |                       |                 | members   |          |
|                 |                       |                 | involved  |          |
|                 | Specification         | -               | All team  |          |
|                 | meeting               |                 | members   |          |
|                 |                       |                 | involved  |          |
|                 | Redrawing             | -               | All team  |          |
|                 | Circuit               |                 | members   |          |
|                 |                       |                 | involved  |          |
|                 | Circuit               | -               | All team  |          |
|                 | Finalization          |                 | members   |          |
|                 |                       |                 | involved  |          |

## 7 Future Work (PO(1))

- Specification further can be developed further
- Range improvement to meet voltage requirement and swing to make it versatile for application
- Device implementation in practical field.

## 8 References

- [1] Chary, Udary Gnaneshwara, R. Balabrahmam, and A. K. K. Sateesh. "Design of low voltage low power CMOS analog multiplexer for bio-medical applications." Int. J. Eng. Adv. Technol. 3 (2014): 21-24.
- [2] Sipos, Emilia, Lelia Festila, and Gabriel Oltean. "Towards reconfigurable circuits based on ternary controlled analog multiplexers/demultiplexers." Knowledge-Based Intelligent Information and Engineering Systems: 12th International Conference, KES 2008, Zagreb, Croatia, September 3-5, 2008, Proceedings, Part III 12. Springer Berlin Heidelberg, 2008.